

élantec

# **EL4581C** Sync Separator, 50% Slice, S-H, Filter

# Features

- NTSC, PAL and SECAM sync separation
- Single supply, +5V
- Precision 50% slicing, internal caps
- Built-in color burst filter
- Decodes non-standard verticals
- Pin compatible with LM1881
- Low power
- Typically 1.5 mA supply current
- Resistor programmable scan rate
- Few external components
- Available in 8-pin PDIP and SO packages

## Applications

- Video special effects
- Video test equipment
- Video distribution
- Displays
- Imaging
- Video data capture
- Video triggers

## **Ordering Information**

| Part No. | Temp. Range    | Package    | Outline# |
|----------|----------------|------------|----------|
| EL4581CN | -40°C to +85°C | 8-Pin PDIP | MDP0031  |
| EL4581CS | -40°C to +85°C | 8-Pin SO   | MDP0027  |

## Demo Board

A dedicated demo board is not available. However, this device can be placed on the EL4584/5C Demo Board.

## **General Description**

The EL4581C extracts timing information from standard negative going video sync found in NTSC, PAL, and SECAM broadcast systems. It can also be used in non standard formats and with computer graphics systems at higher scan rates, by adjusting a single external resistor. When the input does not have correct serration pulses in the vertical interval, a default vertical output is produced.

Outputs are composite sync, vertical sync, burst/back porch output, and odd/even output. The later operates only in interlaced scan formats.

The EL4581C provides a reliable method of determining correct sync slide level by setting it to the mid-point between sync tip and blanking level at the back porch. This 50% level is determined by two internal self timing sample and hold circuits that track sync tip and back porch levels. This also provides a degree of hum and noise rejection to the input signal, and compensates for varying input levels of  $0.5_{P-P}$  to 2.0 V<sub>P-P</sub>.

A built in linear phase, third order, low pass filter attenuates the chroma signal in color systems to prevent incorrectly set color burst from disturbing the 50% sync slide.

This device may be used to replace the industry standard LM1881, offering improved performance and reduced power consumption.

The EL4581C video sync separator is manufactured using Elantec's high performance analog CMOS process.

#### **Connection Diagram**



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-ELANTEC or 408-945-1323 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Elantec ® is a registered trademark of Elantec Semiconductor, Inc. Copyright © Intersil Americas Inc. 2002. All Rights Reserved Manufactured under U.S. Patent 5,528,303 Manufactured under License, U.S. Patent 5,486,869; 5,754,250 Sync Separator, 50% Slice, S-H, Filter

# Absolute Maximum Ratings $(T_A = 25 \circ C)$

| V <sub>CC</sub> Supply | 7V                      | Operating Temperature Range | -40°C to +85°C |
|------------------------|-------------------------|-----------------------------|----------------|
| Storage Temperature    | -65°C to +150°C         | Junction Temperature        | 150°C          |
| Pin Voltages           | -0.5V to $V_{CC}$ +0.5V | Power Dissipation           | See Curves     |

#### Important Note:

All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ .

#### **DC Electrical Characteristics**

Unless otherwise state  $V_{DD}$  = 5V,  $T_A$  = 25°C,  $R_{SET}$  = 680k $\Omega$ 

| Parameter               | Description                | Temp | Min  | Тур | Max | Unit |
|-------------------------|----------------------------|------|------|-----|-----|------|
| I <sub>DD</sub>         | $V_{DD} = 5V^{[1]}$        | 25°C | 0.75 | 1.7 | 3   | mA   |
| Clamp Voltage           | Pin 2, Unloaded            | 25°C | 1.3  | 1.5 | 1.9 | V    |
| Discharge Current       | Pin 2 = 2V                 | 25°C | 6    | 10  | 20  | μΑ   |
| Clamp Charge Current    | $Pin 2, V_{IN} = 1V$       | 25°C | 2    | 3   |     | mA   |
| Ref Voltage             | Pin 6, $V_{DD} = 5V^{[2]}$ | 25°C | 1.5  | 1.8 | 2.1 | V    |
| VOL Output Low Voltage  | I <sub>OL</sub> = 1.6 mA   | 25°C |      |     | 800 | mV   |
| VOH Output High Voltage | $I_{OH} = -40 \ \mu A$     | 25°C | 4    |     |     | V    |
|                         | I <sub>OH</sub> = -1.6 mA  | 25°C | 2.4  |     |     | V    |

1. No video signal, outputs unloaded.

2. Tested for  $V_{DD}$  5V ±5% which guarantees timing of output pulses over this range.

#### **Dynamic Characteristics**

 $V_{DD}$  = 5V,  $I_V$  pk-pk video,  $T_A$  = 25°C,  $C_L$  = 15 pF,  $I_{OH}$  = -1.6 mA,  $I_{OL}$  = 1.6 mA. Signal voltages are peak to peak.

| Parameter                                    | Description                                     | Temp | Min | Тур | Max | Unit |
|----------------------------------------------|-------------------------------------------------|------|-----|-----|-----|------|
| Vertical Sync Width, t <sub>VS</sub>         | [1]                                             | 25°C | 190 | 230 | 300 | μs   |
| Burst/Back Porch Width, tB                   | [1]                                             | 25°C | 2.5 | 3.5 | 4.5 | μs   |
| Vertical Sync Default Delay t <sub>VSD</sub> |                                                 | 25°C | 40  | 55  | 70  | μs   |
| Filter Attenuation                           | F <sub>IN</sub> = 3.4 MHz <sup>[2]</sup>        | 25°C |     | 24  |     | dB   |
| Composite Sync Prop Delay                    | V <sub>IN</sub> - Composite Sync <sup>[1]</sup> | 25°C |     | 260 | 400 | ns   |
| Input Dynamic Range                          | p-p NTSC Signal <sup>[3]</sup>                  | 25°C | 0.5 |     | 2   | V    |
| Slice Level                                  | Input Voltage = $1 V_{P-P}$                     | 25°C | 40% | 50% | 60% |      |
|                                              | [4]                                             | Full | 40% | 50% | 60% |      |

1. C/S, Vertical and Burst outputs are all active low -  $V_{OH} = 2.4V$ ,  $V_{OL} = 0.8V$ .

2. Attenuation is a function of Rset (PIN6).

3. Typical min. is 0.3 VP-P.

4. Refers to threshold level of sync. tip to back porch amplitude.

## **EL4581C** Sync Separator, 50% Slice, S-H, Filter

#### **Pin Descriptions**

| Pin Number | Pin Name                        | Function                                                                                                                 |
|------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 1          | Composite Sync<br>Out           | Composite sync pulse output. Sync pulses start on a falling edge and end on a rising edge.                               |
| 2          | Composite<br>Video in           | AC coupled composite video input. Sync tip must be at the lowest potential (Positive picture phase).                     |
| 3          | Vertical Sync<br>Out            | Vertical sync pulse output. The falling edge of Vert Sync is the start of the vertical period.                           |
| 4          | GND                             | Supply ground.                                                                                                           |
| 5          | Burst/Back<br>Porch Output      | Burst/Back porch output. Low during burst portion of composite video.                                                    |
| 6          | R <sub>SET</sub> <sup>[1]</sup> | An external resistor to ground sets all internal timing. 681k, 1% resistor will provide correct timing for NTSC signals. |
| 7          | Odd/Even<br>Output              | Odd/Even field output. Low during odd fields, high during even fields. Transitions occur at start of Vert Sync pulse.    |
| 8          | V <sub>DD</sub> 5V              | Positive supply. (5V)                                                                                                    |

1. R<sub>SET</sub> must be a 1% resistor.

Sync Separator, 50% Slice, S-H, Filter

## **Typical Performance Curves**











Input Signal = 300 mV<sub>P-P</sub> EL4581 Filter Characteristic Constant Delay 240 ns



Supply Current vs Temperature



#### **EL4581C** Sync Separator, 50% Slice, S-H, Filter

## **Typical Performance Curves**



Package Power Dissipation vs Ambient Temperature JEDEC JESD51-7 High Effective Thermal Conductivity Test Board 2 1.8 1.6 1.471W PDIP8 Power Dissipation (W) 1.4 θJA=85°C/W 1.2 1 1.136W 0.8 S08 0.6  $\theta_{JA}$ =110°C/W 0.4 0.2 0 0 25 50 75 85 100 125 150 Ambient Temperature (°C)

5

Sync Separator, 50% Slice, S-H, Filter

#### **Timing Diagrams**



#### Notes:

b. The composite sync output reproduces all the video input sync pulses, with a propagation delay.

c. Vertical sync leading edge is coincident with the first vertical serration pulse leading edge, with a propagation delay.

d. Odd-even output is low for even field, and high for odd field.

e. Back porch goes low for a fixed pulse width on the trailing edge of video input sync pulses. Note that for serration pulses during vertical, the back porch starts on the rising edge of the serration pulse (with propagation delay).



**EL4581C** Sync Separator, 50% Slice, S-H, Filter



Sync Separator, 50% Slice, S-H, Filter





Figure 4. Standard (NTSC Input) H. Sync Detail

#### **Description of Operation**

A simplified block schematic is shown in Figure 2. The following description is intended to provide the user with sufficient information to be able to understand the effects that the external components and signal conditions have on the outputs of the integrated circuit.

The video signal is AC coupled to pin 2 via the capacitor C<sub>1</sub>, nominally 0.1  $\mu$ F. The clamp circuit A1 will prevent the input signal on pin 2 going any more negative than 1.5V, the value of reference voltage V<sub>R1</sub>. Thus the sync tip, the most negative part of the video waveform, will be clamped at 1.5V. The current source I<sub>1</sub>, nominally 10  $\mu$ A, charges the coupling capacitor during the remaining portion of the H line, approximately 58  $\mu$ s for a 15.75 kHz timebase. From

 $I \bullet t = C \bullet V$ , the video time-constant can be calculated. It is important to note that the charge taken from the capacitor during video must be replaced during the sync tip time, which is much shorter, (ratio of x 12.5). The corresponding current to restore the charge during sync will therefore be an order of magnitude higher, and any resistance in series with C<sub>I</sub> will cause sync tip crushing. For this reason, the internal series resistance has been minimized and external high resistance values in series with the input coupling capacitor should be avoided. The user can exercise some control over the value of the input time constant by introducing an external pull-up resistance from pin 2 to the 5V supply. The maximum voltage across the resistance will be V<sub>DD</sub> less 1.5V, for black level. For a net discharge current greater than zero, the resistance should be greater than 450k. This will have the effect of increasing the time constant and reducing the degree of picture tilt. The current source I<sub>1</sub> directly tracks reference current ITR and thus increases with scan rate adjustment, as explained later.

The signal is processed through an active 3 pole filter (F1) designed for minimum ripple with constant phase delay. The filter attenuates the color burst by 24 dB and eliminates fast transient spikes without sync crushing. An external filter is not necessary. The filter also amplifies the

video signal by 6 dB to improve the detection accuracy. Note that the filter cut-off frequency is a function of RSET through I<sub>OT</sub> and is proportional to I<sub>OT</sub>.

Internal reference voltages (block  $V_{REF}$ ) with high immunity to supply voltage variation are derived on the chip. Reference  $V_{R4}$  with op-amp A2 forces pin 6 to a reference voltage of 1.7V nominal. Consequently, it can be seen that the external resistance RSET will determine the value of the reference current  $I_{TR}$ . The internal resistance R3 is only about 6 k<sup>3</sup>/<sub>4</sub>, much less than RSET. All the internal timing functions on the chip are referenced to  $I_{TR}$  and have excellent supply voltage rejection.

Comparator C2 on the input to the sample and hold block (S/H) compares the leading and trailing edges of the sync. pulse with a threshold voltage  $V_{R2}$  which is referenced at a fixed level above the clamp voltage V<sub>R1</sub>. The output of C2 initiates the timing one-shots for gating the sample and hold circuits. The sample of the sync tip is delayed by 0.8  $\mu$ s to enable the actual sample of 2  $\mu$ s to be taken on the optimum section of the sync. pulse tip. The acquisition time of the circuit is about three horizontal lines. The double poly CMOS technology enables long time constants to be achieved with small high quality on-chip capacitors. The back porch voltage is similarly derived from the trailing edge of sync, which also serves to cut off the tip sample if the gate time exceeds the tip period. Note that the sample and hold gating times will track RSET through IOT.

The 50% level of the sync tip is derived, through the resistor divider R1 and R2, from the sample and held voltages  $V_{TIP}$  and  $V_{BP}$ , and applied to the plus input of comparator C1. This comparator has built in hysteresis to avoid false triggering. The output of C2 is a digital 5V signal which feeds the C/S output buffer B1 and the other internal circuit blocks, the vertical, back porch and odd/even functions.

The vertical circuit senses the C/S edges and initiates an integrator which is reset by the shorter horizontal sync pulses but times out the longer

#### **Description of Operation**

vertical sync. pulse widths. The internal timing circuits are referenced to  $I_{OT}$  and  $V_{R3}$ , the time-out period being inversely proportional to the timing current. The vertical output pulse is started on the first serration pulse in the vertical interval and is then self-timed out. In the absence of a serration pulse, an internal timer will default the start of vertical.

The back porch is triggered from the sync tip trailing edge and initiates a one-shot pulse. The period of this pulse is again a function of  $I_{OT}$  and will therefore track the scan rate set by RSET.

The odd/even circuit (O/E) comprises of flip flops which track the relationship of the horizontal pulses to the leading edge of the vertical output, and will switch on every field at the start of vertical. Pin 7 is high during the odd field.

Loss of video signal can be detected by monitoring the C/S output. The 50% level of the previous video signal will remain held on the S/H capacitors after the input video signal has gone and the input on pin 2 has defaulted to the clamp voltage. Consequently the C/S output will remain low longer than the normal vertical pulse period. An external timing circuit could be used to detect this condition.

#### **Block Diagram**



Sync Separator, 50% Slice, S-H, Filter

EL4581C

Effective May 15, 2002, Elantec, a leader in high performance analog products, is now a part of Intersil Corporation.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com



#### Sales Office Headquarters

#### NORTH AMERICA

August 16. 2002

Intersil Corporation 7585 Irvine Center Drive Suite 100 Irvine, CA 92618 TEL: 949-341-7000 FAX: 949-341-7123 Elantec 675 Trade Zone Blvd. Milpitas, CA 95035 TEL: 408-945-1323 800: 888-ELANTEC FAX: 408-945-9305

#### EUROPE

Intersil Europe Sarl Avenue William Fraisse 3 1006 Lausanne Switzerland TEL: +41-21-6140560 FAX: +41-21-6140579

#### ASIA

Intersil Corporation Unit 1804 18/F Guangdong Water Bldg. 83 Austin Road TST, Kowloon Hong Kong TEL: +852-2723-6339 FAX: +852-2730-1433