## LP239, LP339, LP2901 LOW-POWER QUAD DIFFERENTIAL COMPARATORS

The LP239 is obsolete and is no longer supplied.

- Wide Supply-Voltage Range . . . 3 V to 30 V
- Ultralow Power Supply Current Drain . . . 60 μA Typ
- Low Input Biasing Current ... 3 nA
- Low Input Offset Current . . . ±0.5 nA
- Low Input Offset Voltage . . . ±2 mV
- Common-Mode Input Voltage Includes Ground
- Output Voltage Compatible With MOS and CMOS Logic
- High Output Sink-Current Capability (30 mA at V<sub>O</sub> = 2V)
- Power Supply Input Reverse-Voltage Protected
- Single-Power-Supply Operation
- Pin-for-Pin Compatible With LM239, LM339, LM2901

### description/ordering information

The LP239, LP339, LP2901 are low-power quadruple differential comparators. Each device consists of four independent voltage comparators designed specifically to operate from a single power supply and typically to draw 60-µA drain current over a wide range of voltages. Operation from split power supplies also is possible and the ultra-low power-supply drain current is independent of the power-supply voltage.

Applications include limit comparators, simple analog-to-digital converters, pulse generators, squarewave generators, time-delay generators, voltage-controlled oscillators, multivibrators, and high-voltage logic gates. The LP239, LP339, LP2901 were designed specifically to interface with the CMOS logic family. The ultra-low power-supply current makes these products desirable in battery-powered applications.

The LP239 is characterized for operation from  $-25^{\circ}$ C to  $85^{\circ}$ C. The LP339 is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C. The LP2901 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

| TA            | V <sub>IO</sub> MAX<br>AT 25°C | PACKAG   | Eţ           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|--------------------------------|----------|--------------|--------------------------|---------------------|
|               |                                | PDIP (N) | Tube of 25   | LP339N                   | LP339N              |
| 0°C to 70°C   | ±5 mV                          | SOIC (D) | Tube of 50   | LP339D                   | 1 0000              |
|               |                                |          | Reel of 2500 | LP339DR                  | LP339               |
|               | 85°C ±5 mV                     | PDIP (N) | Tube of 25   | LP2901N                  | LP2901N             |
| –40°C to 85°C |                                |          | Tube of 50   | LP2901D                  | LP2901              |
|               |                                | SOIC (D) | Reel of 2500 | LP2901DR                 | LP2901              |

### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2004, Texas Instruments Incorporated



| (TOP VIEW) |   |            |    |         |  |  |  |  |
|------------|---|------------|----|---------|--|--|--|--|
| _          |   | $\bigcirc$ |    | L       |  |  |  |  |
| 10UT[      | 1 | 0          | 14 | ] 30UT  |  |  |  |  |
| 2OUT       | 2 |            | 13 | ] 40UT  |  |  |  |  |
| Vcc[       | 3 |            | 12 | GND     |  |  |  |  |
| 2IN –[     | 4 |            | 11 | ] 4IN + |  |  |  |  |
| 2IN +[     | 5 |            | 10 | ] 4IN – |  |  |  |  |
| 1IN –[     | 6 |            | 9  | 3IN +   |  |  |  |  |
| 1IN + [    | 7 |            | 8  | 3IN -   |  |  |  |  |

D OR N PACKAGE

SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

# LP239, LP339, LP2901 LOW-POWER QUAD DIFFERENTIAL COMPARATORS

The LP239 is obsolete and is no longer supplied.

SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

### schematic diagram (each comparator)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)<br>Differential input voltage, V <sub>ID</sub> (see Note 2)                                                         |                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
|                                                                                                                                                                  |                                  |
| Input voltage range, V <sub>I</sub> (either input)<br>Input current, V <sub>I</sub> $\leq$ -0.3 V (see Note 3)                                                   |                                  |
| Duration of output short-circuit to ground (see Note 4) $\therefore$                                                                                             |                                  |
|                                                                                                                                                                  |                                  |
| Continuous total dissipation (see Note 5)                                                                                                                        |                                  |
| Operating free-air temperature range, T <sub>A</sub> : LP239                                                                                                     | –25°C to 85°C                    |
| LP339                                                                                                                                                            |                                  |
| LP2901                                                                                                                                                           | –40°C to 85°C                    |
| Package thermal impedance, $\theta_{JA}$ (see Notes 6 and 7): I                                                                                                  | D package                        |
|                                                                                                                                                                  | N package                        |
| Operating virtual junction temperature, T <sub>J</sub><br>Lead temperature range 1,6 mm (1/16 inch) from case for<br>Storage temperature range, T <sub>stg</sub> | 150°C   or 60 seconds: J package |
| 5 i 5 / 3ig                                                                                                                                                      |                                  |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential voltages, are with respect to the network ground.
  - 2. Differential voltages are at IN+ with respect to IN -.
  - 3. This input current only exists when the voltage at any of the inputs is driven negative. The current flows through the collector-base junction of the input clamping device. In addition to the clamping device action, there is lateral n-p-n parasitic transistor action. This action is not destructive, and normal output states are reestablished when the input voltage returns to a value more positive than -0.3 V at  $T_A = 25^{\circ}$ C.
  - 4. Short circuits between outputs to V<sub>CC</sub> can cause excessive heating and eventual destruction.
  - 5. If the output transistors are allowed to saturate, the low-bias dissipation and the on-off characteristics of the outputs keep the dissipation very small (usually less than 100 mW).
  - Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) – T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can impact reliability.
  - 7. The package thermal impedance is calculated in accordance with JESD 51-7.

| DISSIPATION RATING TABLE |                                       |                                                |                                       |                                       |  |  |
|--------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|--|--|
| PACKAGE                  | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |  |
| J                        | 1025 mW                               | 8.2 mW/°C                                      | 656 mW                                | 533 mW                                |  |  |



SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

### recommended operating conditions

|     |                                |                 | LP  | 239 | LP  | 339 | LP2 | 2901 | LINUT |
|-----|--------------------------------|-----------------|-----|-----|-----|-----|-----|------|-------|
|     |                                |                 | MIN | MAX | MIN | MAX | MIN | MAX  | UNIT  |
| VCC | Supply voltage                 |                 | 3   | 30  | 3   | 30  | 3   | 30   | V     |
|     |                                | $V_{CC} = 5 V$  | 0   | 3   | 0   | 3   | 0   | 3    | V     |
| VIC | Common-mode input voltage      | $V_{CC} = 30 V$ | 0   | 28  | 0   | 28  | 0   | 28   | V     |
| .,  |                                | $V_{CC} = 5 V$  | 0   | 3   | 0   | 3   | 0   | 3    | V     |
| VI  | Input voltage                  | $V_{CC} = 30 V$ | 0   | 28  | 0   | 28  | 0   | 28   | V     |
| TA  | Operating free-air temperature |                 | -25 | 85  | 0   | 70  | -40 | 85   | °C    |

## electrical characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (unless otherwise noted)

|                           | PARAMETER                                       | TEST COND                            | ITIONS                      | T <sub>A</sub> † | MIN                           | TYP  | MAX | UNIT |
|---------------------------|-------------------------------------------------|--------------------------------------|-----------------------------|------------------|-------------------------------|------|-----|------|
|                           |                                                 | $V_{CC} = 5 V \text{ to } 30 V,$     | V <sub>O</sub> = 2 V,       | 25°C             |                               | ±2   | ±5  |      |
| VIO                       | Input offset voltage                            | RS = 0, See Note 6                   |                             | Full range       |                               |      | ±9  | mV   |
|                           | land offerst summert                            |                                      |                             |                  |                               | ±0.5 | ±5  |      |
| IIO                       | Input offset current                            |                                      |                             | Full range       |                               | ±1   | ±15 | nA   |
|                           | Level block and                                 | 0Nata 7                              |                             | 25°C             |                               | -2.5 | -25 |      |
| l <sub>IB</sub>           | Input bias current                              | See Note 7                           | See Note 7                  |                  |                               | -4   | -40 | nA   |
| Common-mode input voltage |                                                 |                                      |                             | 25°C             | 0 to<br>V <sub>CC</sub> – 1.5 |      |     |      |
| VICR range                | Single supply                                   | Full range                           | 0 to<br>V <sub>CC</sub> – 2 |                  |                               | V    |     |      |
| AVD                       | Large-signal differential voltage amplification | $V_{CC} = 15 V$ , RL = 15 k $\Omega$ |                             |                  |                               | 500  |     | V/mV |
|                           |                                                 |                                      | $V_{O} = 2 V$ ,             | 25°C             | 20                            | 30   |     |      |
|                           | Output sink current                             | $V_{I-} = 1 V,$<br>$V_{I+} = 0$      | See Note 8                  | Full range       | 15                            |      |     | mA   |
|                           |                                                 | v1+ - 0                              | V <sub>O</sub> = 0.4 V      | 25°C             | 0.2                           | 0.7  |     |      |
|                           |                                                 | V <sub>I+</sub> = 1 V,               | V <sub>O</sub> = 5 V        | 25°C             |                               | 0.1  |     | nA   |
|                           | Output leakage current                          | $V_{I-} = 0$ $V_O = 30 V$            |                             | Full range       |                               |      | 1   | μΑ   |
| VID                       | Differential input voltage                      | $V_{I} \le 0$ (or $V_{CC}$ – on s    |                             |                  |                               | 36   | V   |      |
| ICC                       | Supply current                                  | $R_L = \infty$ all comparate         | ors                         |                  |                               | 60   | 100 | μA   |

<sup>†</sup> Full range is –25°C to 85°C for the LP239, 0°C to 70°C for the LP339, and –40°C to 85°C for the LP2901.

NOTES: 8. VIO is measured over the full common-mode input voltage range.

 Because of the p-n-p input stage, the direction of the current is out of the device. This current essentially is constant (i.e., independent of the output state). No loading change exists on the reference or input lines as long as the common-mode input voltage range is not exceeded.

10. The output sink current is a function of the output voltage. These devices have a bimodal output section that allows them to sink (via a Darlington connection) large currents at output voltages greater than 1.5 V, and smaller currents at output voltages less than 1.5 V.

## switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> connected to 5 V through 5.1 k $\Omega$

| PARAMETER                  | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT |
|----------------------------|------------------------------------|-----|-----|-----|------|
| Large-signal response time |                                    | 1.3 |     |     |      |
| Response time              | TTL logic swing, $V_{ref} = 1.4 V$ |     | 8   |     | μs   |



# LP239, LP339, LP2901 LOW-POWER QUAD DIFFERENTIAL COMPARATORS

SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

## APPLICATION INFORMATION

Figure 1 shows the basic configuration for using the LP239, LP339, or LP2901 comparator. Figure 2 shows the diagram for using one of these comparators as a CMOS driver.



### Figure 1. Basic Comparator

#### Figure 2. CMOS Driver

All pins of any unused comparators should be grounded. The bias network of the LP239, LP339, and LP2901 establishes a drain current that is independent of the magnitude of the power-supply voltage over the range of 2 V to 30 V. It usually is necessary to use a bypass capacitor across the power supply line.

The differential input voltage may be larger than  $V_{CC}$  without damaging the device. Protection should be provided to prevent the input voltages from going negative by more than -0.3 V. The output section has two distinct modes of operation: a Darlington mode and ground-emitter mode. This unique drive circuit permits the device to sink 30 mA at  $V_O = 2$  V in the Darlington mode and 700  $\mu$ A at  $V_O = 0.4$  V in the ground-emitter mode. Figure 3 is a simplified schematic diagram of the output section. The output section is configured in a Darlington connection (ignoring Q3). If the output voltage is held high enough (above 1 V), Q1 is not saturated and the output current is limited only by the product of the h<sub>FE</sub> of Q1, the h<sub>FE</sub> of Q2, and I1 and the 60- $\Omega$  saturation resistance of Q2. The devices are capable of driving LEDs, relays, etc. in this mode while maintaining an ultra-low power-supply current of 60  $\mu$ A, typically.



Figure 3. Output-Section Schematic Diagram



SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

### **APPLICATION INFORMATION**

Without transistor Q3, if the output voltage were allowed to drop below 0.8 V, transistor Q1 would saturate, and the output current would drop to zero. The circuit would be unable to pull low current loads down to ground or the negative supply, if used. Transistor Q3 has been included to bypass transistor Q1 under these conditions and apply the current I1 directly to the base of Q2. The output sink current now is approximately I1 times the h<sub>FE</sub> of Q2 (700  $\mu$ A at V<sub>O</sub> = 0.4 V). The output of the devices exhibits a bimodal characteristic, with a smooth transition between modes.

In both cases, the output is an uncommitted collector. Several outputs can be tied together to provide a dot logic function. An output pullup resistor can be connected to any available power-supply voltage within the permitted power-supply range, and there is no restriction on this voltage, based on the magnitude of the voltage that is supplied to  $V_{CC}$  of the package.



| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>              |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|-------------------------------------------|
| LP239D           | OBSOLETE              | SOIC            | D                  | 14   |                | None                    | Call TI          | Call TI                                   |
| LP239N           | OBSOLETE              | PDIP            | Ν                  | 14   |                | None                    | Call TI          | Call TI                                   |
| LP2901D          | ACTIVE                | SOIC            | D                  | 14   | 50             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| LP2901DR         | ACTIVE                | SOIC            | D                  | 14   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| LP2901N          | ACTIVE                | PDIP            | Ν                  | 14   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                            |
| LP339D           | ACTIVE                | SOIC            | D                  | 14   | 50             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| LP339DR          | ACTIVE                | SOIC            | D                  | 14   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| LP339N           | ACTIVE                | PDIP            | Ν                  | 14   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                            |

### PACKAGING INFORMATION

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G14)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012 variation AB.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.