SLLS098C - MAY 1980 - REVISED FEBRUARY 2004

| <ul> <li>Meets or Exceeds Requirements of ANSI<br/>TIA/EIA-422-B and ITU</li> </ul> | D, N, OR NS PACKAGE<br>(TOP VIEW) |              |         |  |
|-------------------------------------------------------------------------------------|-----------------------------------|--------------|---------|--|
| Recommendation V.11                                                                 |                                   |              | hver    |  |
| • 3-State, TTL-Compatible Outputs                                                   | 1A [<br>1Y [                      | 1 16<br>2 15 | E       |  |
| Fast Transition Times                                                               | 1Z [                              | 3 14         | 6       |  |
| High-Impedance Inputs                                                               | 1,2EN [                           | 4 13         | ] 4Z    |  |
| • Single 5-V Supply                                                                 | 2Z [                              | 5 12         | ] 3,4EN |  |
| <ul> <li>Power-Up and Power-Down Protection</li> </ul>                              | 2Y [                              | 6 11         | ] 3Z    |  |
|                                                                                     | 2A [                              | 7 10         | ] 3Y    |  |
| description/ordering information                                                    | GND [                             | 89           | ] 3A    |  |

The MC3487 offers four independent differential line drivers designed to meet the specifications of ANSI TIA/EIA-422-B and ITU Recommendation V.11. Each driver has a TTL-compatible input buffered to reduce current and minimize loading.

The driver outputs utilize 3-state circuitry to provide high-impedance states at any pair of differential outputs when the appropriate output enable is at a low logic level. Internal circuitry is provided to ensure the high-impedance state at the differential outputs during power-up and power-down transition times, provided the output enable is low.

The MC3487 is designed for optimum performance when used with the MC3486 quadruple line receiver. It is supplied in a 16-pin dual-in-line package and operates from a single 5-V supply.

| TA          | PACKAGE <sup>†</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|-------------|----------------------|---------------|--------------------------|---------------------|--|
|             | PDIP – N             | Tube          | MC3487N                  | MC3487N             |  |
| 0°C to 70°C |                      | Tube          | MC3487D                  | M02407              |  |
|             | SOIC – D             | Tape and reel | MC3487DR                 | MC3487              |  |
|             | SOP – NS             | Tape and reel | MC3487NSR                | MC3487              |  |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

| FUNCTION TABLE |
|----------------|
| (each driver)  |

| INDUT | OUTPUT | OUT | PUTS |
|-------|--------|-----|------|
| INPUT | ENABLE | Y   | Z    |
| Н     | Н      | Н   | L    |
| L     | Н      | L   | Н    |
| Х     | L      | Z   | Z    |

H = TTL high level, L = TTL low level, X = irrelevant, Z = High impedance



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SLLS098C - MAY 1980 - REVISED FEBRUARY 2004

## logic diagram (positive logic)



# schematics of inputs and outputs





SLLS098C - MAY 1980 - REVISED FEBRUARY 2004

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                  |                   |
|---------------------------------------------------------------|-------------------|
| Output voltage, V <sub>O</sub>                                |                   |
| Package thermal impedance, $\theta_{IA}$ (see Notes 2 and 3): |                   |
| Package mermai impedance, OJA (see Notes 2 and 3).            |                   |
|                                                               | N package         |
|                                                               | NS package 64°C/W |
| Operating virtual junction temperature, T <sub>J</sub>        | 150°C             |
| Storage temperature range, T <sub>stg</sub>                   | –65°C to 150°C    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential output voltage, VOD, are with respect to the network ground terminal.

- 2. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|     |                                | MIN  | NOM | MAX  | UNIT |
|-----|--------------------------------|------|-----|------|------|
| VCC | Supply voltage                 | 4.75 | 5   | 5.25 | V    |
| VIH | High-level input voltage       | 2    |     |      | V    |
| VIL | Low-level input voltage        |      |     | 0.8  | V    |
| ТĄ  | Operating free-air temperature | 0    |     | 70   | °C   |



SLLS098C - MAY 1980 - REVISED FEBRUARY 2004

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                     | PARAMETER                                                       | TEST                     | CONDITIONS             |                          | MIN  | MAX  | UNIT |  |
|-----------------------------------------------------|-----------------------------------------------------------------|--------------------------|------------------------|--------------------------|------|------|------|--|
| VIK                                                 | Input clamp voltage                                             | Ij = -18 mA              |                        |                          |      | -1.5 | V    |  |
| Vон                                                 | High-level output voltage                                       | V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V, | I <sub>OH</sub> = -20 mA | 2.5  |      | V    |  |
| VOL                                                 | Low-level output voltage                                        | V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 48 mA  |      | 0.5  | V    |  |
| Vod                                                 | Differential output voltage                                     | R <sub>L</sub> = 100 Ω,  | See Figure 1           |                          | 2    |      |      |  |
| ∆ V <sub>OD</sub>                                   | Change in magnitude of differential output voltage <sup>†</sup> | R <sub>L</sub> = 100 Ω,  | See Figure 1           |                          |      | ±0.4 | V    |  |
| Voc                                                 | Common-mode output voltage <sup>‡</sup>                         | R <sub>L</sub> = 100 Ω,  | See Figure 1           |                          |      | 3    | V    |  |
| ∆ V <sub>OC</sub>                                   | Change in magnitude of common-mode output voltage <sup>†</sup>  | R <sub>L</sub> = 100 Ω,  | See Figure 1           |                          |      | ±0.4 | V    |  |
|                                                     | Output current with power off                                   | N 0                      | VO = 6 V               |                          |      | 100  |      |  |
| IO                                                  |                                                                 | VCC = 0                  | $V_{O} = -0.25 V$      |                          |      | -100 | μA   |  |
|                                                     | I Pak Serie da se adata a da da serie d                         |                          | V <sub>O</sub> = 2.7 V |                          |      | 100  | •    |  |
| I <sub>OZ</sub> High-impedance-state output current |                                                                 | Output enables at 0.8 V  | V <sub>O</sub> = 0.5 V |                          | -100 |      | μA   |  |
| II                                                  | Input current at maximum input voltage                          | V <sub>I</sub> = 5.5 V   |                        |                          |      | 100  | μΑ   |  |
| Iн                                                  | High-level input current                                        | V <sub>I</sub> = 2.7 V   |                        |                          |      | 50   | μA   |  |
| ۱ <sub>L</sub>                                      | Low-level input current                                         | V <sub>1</sub> = 0.5 V   |                        |                          |      | -400 | μA   |  |
| los                                                 | Short-circuit output current§                                   | V <sub>I</sub> = 2 V     |                        |                          | -40  | -140 | mA   |  |
|                                                     | Supply surrent (all drivers)                                    | Outputs disabled         |                        |                          |      | 105  | m (  |  |
| I <sub>CC</sub> Supply current (all drivers)        |                                                                 | Outputs enabled, No load |                        |                          |      | 85   | mA   |  |

 $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

<sup>‡</sup> In ANSI Standard TIA/EIA-422-B, V<sub>OC</sub>, which is the average of the two output voltages with respect to ground, is called output offset voltage, VOS.

§ Only one output at a time should be shorted, and duration of the short circuit should not exceed one second.

#### switching characteristics over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V

| PARAMETER          |                                                   | TEST CONDITIONS                      |                                      |  | MAX | UNIT |  |
|--------------------|---------------------------------------------------|--------------------------------------|--------------------------------------|--|-----|------|--|
| <sup>t</sup> PLH   | Propagation delay time, low- to high-level output | Ci = 15 pE                           | Soo Figuro 2                         |  | 20  | 20   |  |
| <sup>t</sup> PHL   | Propagation delay time, high- to low-level output | С[ = 15 рг,                          | C <sub>L</sub> = 15 pF, See Figure 2 |  | 20  | ns   |  |
| t <sub>sk</sub>    | Skew time                                         | C <sub>L</sub> = 15 pF,              | See Figure 2                         |  | 6   | ns   |  |
| <sup>t</sup> t(OD) | Differential-output transition time               | C <sub>L</sub> = 15 pF,              | See Figure 3                         |  | 20  | ns   |  |
| <sup>t</sup> PZH   | Output enable time to high level                  |                                      |                                      |  | 30  |      |  |
| t <sub>PZL</sub>   | Output enable time to low level                   | C <sub>L</sub> = 50 pF,              | 50 pF, See Figure 4                  |  | 30  | ns   |  |
| <sup>t</sup> PHZ   | Output disable time from high level               | C. 50 pF                             | See Figure 4                         |  | 25  |      |  |
| <sup>t</sup> PLZ   | Output disable time from low level                | C <sub>L</sub> = 50 pF, See Figure 4 |                                      |  | 30  | ns   |  |



SLLS098C - MAY 1980 - REVISED FEBRUARY 2004

## PARAMETER MEASUREMENT INFORMATION



## Figure 1. Differential and Common-Mode Output Voltages



NOTES: A. The input pulse is supplied by a generator having the following characteristics:  $t_f \le 5$  ns,  $t_f \le 5$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .

- B.  $\tilde{C_L}$  includes probe and stray capacitance.
- C. All diodes are 1N916 or 1N3064.

#### Figure 2. Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics:  $t_f \le 5$  ns,  $t_f \le 5$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
  - B. CL includes probe and stray capacitance.

#### Figure 3. Test Circuit and Voltage Waveforms



SLLS098C - MAY 1980 - REVISED FEBRUARY 2004



## PARAMETER MEASUREMENT INFORMATION

**VOLTAGE WAVEFORMS** 

- NOTES: A. The input pulse is supplied by a generator having the following characteristics:  $t_f \le 5$  ns,  $t_f \le 5$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
  - B. CL includes probe and stray capacitance.
  - C. All diodes are 1N916 or 1N3064.

#### Figure 4. Driver Test Circuit and Voltage Waveforms



## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>              |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|-------------------------------------------|
| MC3487D          | ACTIVE                | SOIC            | D                  | 16   | 40             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-250C-1 YEAR                       |
| MC3487DR         | ACTIVE                | SOIC            | D                  | 16   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-250C-1 YEAR                       |
| MC3487J          | OBSOLETE              | CDIP            | J                  | 16   |                | None                    | Call TI          | Call TI                                   |
| MC3487N          | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                            |
| MC3487NSR        | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012 variation AC.



## MECHANICAL DATA

## PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated